## System I

# Foundations of Digital Logic

Haifeng Liu

Zhejiang University

#### **Overview**

- Introduction
- Binary logic and gates
- Transistors
- Some IC parameters
- Boolean algebra
- Logic functions
- Simplification of logic functions
- Additional Gates and Circuits

#### **Overview**

- Introduction
- Binary logic and gates
- Transistors
- Some IC parameters
- Boolean algebra
- Logic functions
- Simplification of logic functions
- Additional Gates and Circuits

## **Electronic Systems**



Analog signals vs. Digital signals

## Why Digital?

- Intentionally restrict design choices
- Example: Digital discipline
  - Discrete voltages instead of continuous
  - Simpler to design than analog circuits can build more sophisticated systems
  - Digital systems replacing analog predecessors:
    - i.e., digital cameras, digital television, cell phones, CDs

#### **Overview**

- Introduction
- Binary logic and gates
- Transistors
- Some IC parameters
- Boolean algebra
- Logic functions
- Simplification of logic functions
- Additional Gates and Circuits

## **Binary Logic and Gates**

- Binary variables take on one of two values.
- <u>Logical operators</u> operate on binary values and binary variables.
- Basic logical operators are the <u>logic functions</u> AND, OR and NOT.
- Logic gates implement logic functions.
- Boolean Algebra: a useful mathematical system for specifying and transforming logic functions.
- We study Boolean algebra as a foundation for designing and analyzing digital systems!

## **Binary Variables**

- Recall that the two binary values have different names:
  - True/False
  - On/Off
  - Yes/No
  - 1/0
- We use 1 and 0 to denote the two values.
- Variable identifier examples:
  - A, B, y, z, or X

## **Logical Operations**

- The three basic logical operations are:
  - AND
  - OR
  - NOT
- AND is denoted by a dot (·).
- OR is denoted by a plus (+).
- NOT is denoted by an overbar (¯), a single quote mark (') after, or (~) before the variable.

## **Truth Table**

- A tabular listing of the values of a function for all possible combinations of values on its arguments
- Example: Truth tables for the basic logic operations:

| AND |   |                 |
|-----|---|-----------------|
| X   | Y | $Z = X \cdot Y$ |
| 0   | 0 | 0               |
| 0   | 1 | 0               |
| 1   | 0 | 0               |
| 1   | 1 | 1               |

| OR |   |         |
|----|---|---------|
| X  | Y | Z = X+Y |
| 0  | 0 | 0       |
| 0  | 1 | 1       |
| 1  | 0 | 1       |
| 1  | 1 | 1       |

| NOT |                    |  |
|-----|--------------------|--|
| X   | $Z = \overline{X}$ |  |
| 0   | 1                  |  |
| 1   | 0                  |  |

## **How to Model Logic Functions?**

- Using Switches
  - For inputs:
    - logic 1 is switch closed
    - logic 0 is switch open
  - For outputs:
    - logic 1 is <u>light on</u>
    - logic 0 is <u>light off</u>.
  - NOT uses a switch such that:
    - logic 1 is switch open
    - logic 0 is switch closed

**Switches in parallel => OR** 



**Switches in series => AND** 



**Normally-closed switch => NOT** 



## An Example: Logic Using Switches



- Light is on (L = 1) for L(A, B, C, D) = and off (L = 0), otherwise.
- Useful model for relay circuits and for CMOS gate circuits, the foundation of current digital logic technology

## **Logic Gates**

- Perform logic functions:
  - inversion (NOT), AND, OR, NAND, NOR, etc.
- Single-input:
  - NOT gate, buffer
- Two-input:
  - AND, OR, XOR, NAND, NOR, XNOR
- Multiple-input

## **Single-Input Logic Gates**

## **NOT**



$$Y = \overline{A}$$



## **BUF**



$$Y = A$$

## **Single-Input Logic Gates**

## **NOT**



$$Y = \overline{A}$$



## **BUF**



$$Y = A$$

## **Two-Input Logic Gates**

#### **AND**



$$Y = AB$$

| Α | В | Y |
|---|---|---|
| 0 | 0 |   |
| 0 | 1 |   |
| 1 | 0 |   |
| 1 | 1 |   |

#### **OR**



$$Y = A + B$$

| Α | В | Y |
|---|---|---|
| 0 | 0 |   |
| 0 | 1 |   |
| 1 | 0 |   |
| 1 | 1 |   |

## **Two-Input Logic Gates**

#### **AND**



$$Y = AB$$

| A | В | Y |
|---|---|---|
| 0 | 0 | 0 |
| 0 | 1 | 0 |
| 1 | 0 | 0 |
| 1 | 1 | 1 |

#### OR



$$Y = A + B$$

| A | В | Y |
|---|---|---|
| 0 | 0 | 0 |
| 0 | 1 | 1 |
| 1 | 0 | 1 |
| 1 | 1 | 1 |

## **More Two-Input Logic Gates**

#### **XOR**



$$Y = A \oplus B$$



#### **NAND**



$$Y = \overline{AB}$$

#### **NOR**



$$Y = \overline{A + B}$$

| Α | В | Y |
|---|---|---|
| 0 | 0 |   |
| 0 | 1 |   |
| 1 | 0 |   |
| 1 | 1 |   |

#### **XNOR**



$$Y = \overline{A \oplus B}$$

| Α | В | Y |
|---|---|---|
| 0 | 0 |   |
| 0 | 1 |   |
| 1 | 0 |   |
| 1 | 1 |   |

## **More Two-Input Logic Gates**

#### **XOR**



$$Y = A \oplus B$$



#### **NAND**



$$Y = \overline{AB}$$

| Α | В | Υ |
|---|---|---|
| 0 | 0 | 1 |
| 0 | 1 | 1 |
| 1 | 0 | 1 |
| 1 | 1 | 0 |

#### **NOR**



$$Y = \overline{A + B}$$

| A | В | Y |
|---|---|---|
| 0 | 0 | 1 |
| 0 | 1 | 0 |
| 1 | 0 | 0 |
| 1 | 1 | 0 |

#### **XNOR**



$$Y = \overline{A \oplus B}$$

| A | В | Y |
|---|---|---|
| 0 | 0 | 1 |
| 0 | 1 | 0 |
| 1 | 0 | 0 |
| 1 | 1 | 1 |

# **Multiple-Input Logic Gates**

## NOR3



$$Y = \overline{A + B + C}$$

| _ <i>A</i> | В | С | Υ |
|------------|---|---|---|
| 0          | 0 | 0 |   |
| 0          | 0 | 1 |   |
| 0          | 1 | 0 |   |
| 0          | 1 | 1 |   |
| 1          | 0 | 0 |   |
| 1          | 0 | 1 |   |
| 1          | 1 | 0 |   |
| 1          | 1 | 1 |   |

### **AND4**



$$Y = ABCD$$

| Α | В | С | Y |
|---|---|---|---|
| 0 | 0 | 0 |   |
| 0 | 0 | 1 |   |
| 0 | 1 | 0 |   |
| 0 | 1 | 1 |   |
| 1 | 0 | 0 |   |
| 1 | 0 | 1 |   |
| 1 | 1 | 0 |   |
| 1 | 1 | 1 |   |

# **Multiple-Input Logic Gates**

### NOR3



$$Y = \overline{A+B+C}$$

| _ A | В | С   | Y |
|-----|---|-----|---|
| 0   | 0 | 0   | 1 |
| 0   | 0 | 1   | 0 |
| 0   | 1 | 0   | 0 |
| 0   | 1 | 1   | 0 |
| 1   | 0 | 0   | 0 |
| 1   | 0 | 1   | 0 |
| 1   | 1 | 0   | 0 |
| 1   | 1 | 1 0 |   |

#### AND4



$$Y = ABCD$$

| A | В | С | Y |
|---|---|---|---|
| 0 | 0 | 0 | 0 |
| 0 | 0 | 1 | 0 |
| 0 | 1 | 0 | 0 |
| 0 | 1 | 1 | 0 |
| 1 | 0 | 0 | 0 |
| 1 | 0 | 1 | 0 |
| 1 | 1 | 0 | 0 |
| 1 | 1 | 1 | 1 |

#### **Overview**

- Introduction
- Binary logic and gates
- Transistors
- Some IC parameters
- Boolean algebra
- Logic functions
- Simplification of logic functions
- Additional Gates and Circuits

## Relays vs. Vacuum Cube vs. Transistor

- In the earliest computers, switches were opened and closed by magnetic fields produced by energizing coils in *relays*. The switches in turn opened and closed the current paths.
- Later, vacuum tubes that open and close current paths electronically replaced relays.
- Today, transistors are used as electronic switches that open and close current paths.







## **Robert Noyce, 1927-1990**

- Nicknamed "Mayor of Silicon Valley"
- Cofounded Fairchild Semiconductor in 1957
- Cofounded Intel in 1968
- Co-invented the integrated circuit



## Silicon

- Transistors built from silicon, a semiconductor
- Pure silicon is a poor conductor (no free charges)
- Doped silicon is a good conductor (free charges)
  - n-type (free negative charges, electrons)
  - p-type (free positive charges, holes)



## **Integrated Circuit and Transistors**

- Integrated Circuit (IC)
  - Transistor-Transistor Logic (TTL)
    - Bipolar Junction Transistor (BJT)
  - Complementary Metal-Oxide Semiconductor (CMOS)
    - Field Effect Transistor (FET)
- CMOS Transistors
  - Gate, source, drain
  - NMOS transistor / PMOS transistor



# Implementation of Logic Gates with Transistors



- Transistor or tube implementations of logic functions are called logic gates or just gates
- Transistor gate circuits can be modeled by switch circuits

#### **Overview**

- Introduction
- Binary logic and gates
- Transistors
- Some IC parameters
- Boolean algebra
- Logic functions
- Simplification of logic functions
- Additional Gates and Circuits

#### **Some IC Parameters**

- V<sub>CC</sub> (Power Supply Voltage)
- Logic levels
  - $\bullet$   $V_{IH}$ ,  $V_{IL}$ ,  $V_{OH}$ ,  $V_{OL}$
  - Noise margin
- Propagation delay
- Transaction time
- Power dissipation
- Fan-in and Fan-out
- Gate Cost

## V<sub>cc</sub> – Power Supply Voltage

- Common across a logic family (e.g., 5V for all HC parts)
- V<sub>CC</sub> and GND commonly called "power supply rails"
  - Sometimes V<sub>DD</sub> and V<sub>SS</sub> for CMOS devices



## **Logic Levels**

- Discrete voltages represent 1 and 0
- For example:
  - 0 = ground (GND) or 0 volts
  - $1 = V_{CC}$  or 5 volts
- What about 4.99 volts? Is that a 0 or a 1?
- What about 3.2 volts?
- Range of voltages for 1 and 0
- Different ranges for inputs and outputs to allow for noise

## What is Noise?

- Anything that degrades the signal
  - E.g., resistance, power supply noise, coupling to neighboring wires, etc.
- **Example**: a gate (driver) outputs 5 V but, because of resistance in a long wire, receiver gets 4.5 V



# **Use Voltage Thresholds to Extract Discrete Values from Continuous Signals**



- Simplest version: 1-bit signal
  - Either high range (1) or low range (0)
  - With guard range between them
- Not strongly affected by noise or low-quality circuit elements
  - Can make circuits simple, small, and fast

# **Noise Margins**



## **DC Transfer Characteristics**

Ideal Buffer:

Real Buffer:



$$NM_H = NM_L = V_{DD} / 2$$



$$NM_H$$
,  $NM_L < V_{DD} / 2$ 

# **Logic Family Examples**

| <b>Logic Family</b> | $V_{DD}$        | V <sub>IL</sub> | V <sub>IH</sub> | $V_{OL}$ | $V_{OH}$ |
|---------------------|-----------------|-----------------|-----------------|----------|----------|
| TTL                 | 5 (4.75 - 5.25) | 0.8             | 2.0             | 0.4      | 2.4      |
| CMOS                | 5 (4.5 - 6)     | 1.35            | 3.15            | 0.33     | 3.84     |
| LVTTL               | 3.3 (3 - 3.6)   | 0.8             | 2.0             | 0.4      | 2.4      |
| LVCMOS              | 3.3 (3 - 3.6)   | 0.9             | 1.8             | 0.36     | 2.7      |

# Propagation Delay (T<sub>pd</sub>, T<sub>plh</sub>, T<sub>phl</sub>)

- Outputs don't instantaneously reflect input changes
- Propagation delay is a measure of this time
- Delay from H to L can be different than from L to H



## **Delay Models**

• *Transport delay* - a change of the output in response to a change on the inputs occurred after a fixed specified delay

• *Inertial delay* - similar to transport delay, except that if input changes cause the output to changes twice in an interval less than the *rejection time*, then the first of the output changes does not occur. This models typical electronic circuit behavior, namely, rejects narrow "pulses" on the outputs

## **Delay Model Example**



## How voltage affects speed?



## **Transition Time (Rise & Fall)**

- Takes time for signal to reach its output voltage
- Will be affected by capacitance, fan-out
- Also known as slew rate
- Typically measured from 10%/90% of V<sub>OL</sub>/V<sub>OH</sub> swing



## **Power Dissipation**

- Power "dissipation" and "consumption"
- Static ("quiescent") power dissipation
  - When device outputs not changing
  - Caused by the quiescent supply current,  $I_{DD}$  (also called the leakage current):  $P_S = I_{DD} \cdot V_{CC}$
  - Very low for CMOS
- Dynamic power dissipation

$$P_D = (C_{PD} + C_L) \cdot V_{CC}^2 \cdot f$$

 $C_{PD}$  = Power dissipation capacitance (constant for logic family)

 $C_L$  = Capacitive load on output (driving other devices)

 $V_{CC}$  = Supply voltage

f = Transition frequency (0.5 x number of output transitions/second)

#### Fan-in and Fan-out

- Fan-in refers to the maximum number of input signals that feed the input equations of a logic cell.
  - Fan-in is a term that defines the maximum number of digital inputs that a single logic gate can accept. Most transistor-transistor logic (TTL) gates have one or two inputs, although some have more than two. A typical logic gate has a fan-in of 1 or 2.
- Fan-out refers to the maximum number of output signals that are fed by the output equations of a logic cell.
  - Fan Out is calculated from the amount of current available in the output of a gate and the amount of current needed in each input of the connecting gate. It is specified by manufacturer and is provided in the data sheet. Exceeding the specified maximum load may cause a malfunction because the circuit will not be able supply the demanded power.

#### Fan-out

- Fan-out can be defined in terms of a standard load
  - Example: 1 standard load equals the load contributed by the input of 1 inverter.
  - *Transition time* -the time required for the gate output to change from H to L, t<sub>HL</sub>, or from L to H, t<sub>LH</sub>
  - The *maximum fan-out* that can be driven by a gate is the number of standard loads the gate can drive without exceeding its specified

maximum transition time

## **Fan-out and Delay**

- The fan-out loading of a gate's output affects the gate's propagation delay
- Example:
  - One equation for t<sub>pd</sub> for a NAND gate with 4 inputs is:

$$t_{pd} = 0.07 + 0.021 \text{ SL ns}$$

- SL is the number of standard loads the gate is driving, i. e., its fan-out in standard loads
- For SL = 4.5,  $t_{pd} = 0.1645$  ns

#### **Gate Cost**

- In an integrated circuit:
  - The cost of a gate is proportional to the <u>chip area</u> occupied by the gate
  - The gate area is roughly proportional to the <u>number and size</u> of the transistors and the <u>amount of wiring</u> connecting them
  - Ignoring the wiring area, the gate area is roughly proportional to the gate input count
  - So gate input count is a rough measure of gate cost
- If the actual chip layout area occupied by the gate is known, it is a far more accurate measure

## **Further Reading (Optional)**

#### 编码



作者: [美] Charles Petzold

出版社: 电子工业出版社

出品方: 博文视点

副标题: 隐匿在计算机软硬件背后的语言

原作名: Code: The Hidden Language of Computer

Hardware and Software

译者: 左飞/ 薛佟佟

出版年: 2010 页数: 392

定价: 55.00元

装帧: 平装

ISBN: 9787121106101

豆瓣评分

9.3 \*\*\*\*\*\*\*
4944人评价

5星 71.9%
4星 22.7%
3星 4.6%
2星 0.5%
1星 0.3%

想读

在读

读过

评价: ☆☆☆☆☆

② 写笔记 ② 写书评 ¥加入购书单 分享到▼

推荐

#### 内容简介 · · · · ·

本书讲述的是计算机工作原理。作者用丰富的想象和清晰的笔墨将看似繁杂的理论阐述得通俗易懂,你丝毫不会感到枯燥和生硬。更重要的是,你会因此而获得对计算机工作原理较深刻的理解。这种理解不是抽象层面上的,而是具有一定深度的。

## **Further Reading (Optional)**

#### 半导体简史



作者: 王齐,范淑琴

出版社: 机械工业出版社

出版年: 2022-10-1

页数: 360 定价: 108 装帧: 平装

ISBN: 9787111713395

豆瓣评分

评价人数不足

想读

在读

读过

评价: ☆☆☆☆☆

② 写笔记 ② 写书评 ¥加入购书单 分享到▼

推荐

#### 内容简介 · · · · · ·

本书沿半导体全产业链的发展历程,分基础、应用与制造三条主线展开。其中,基础线主要覆盖与半导体材料相关的量子力学、凝聚态物理与光学的一些常识。应用线从晶体管与集成电路的起源开始,逐步过渡到半导体存储与通信领域。制造线以集成电路为主展开,并介绍了相应的半导体材料与设备。三条主线涉及了大量与半导体产业相关的历史。笔者希望能够沿着历史的足迹,与读者一道在浮光掠影中领略半导体产业之全貌。本书大部分内容以人物与公司传记为主,适用于绝大多数对半导体产业感兴趣的读者;部分内容涉及少许与半导体产业相关的材料理论,主要为有志于深入了解半导体产业的求职者或从业人员准备,多数读者可以将这些内容略去,并不会影响阅读的连续性。

#### **Overview**

- Introduction
- Binary logic and gates
- Transistors
- Some IC parameters
- Boolean algebra
- Logic functions
- Simplification of logic functions
- Additional Gates and Circuits

## **George Boole, 1815 - 1864**

- Born to working class parents
- Taught himself mathematics and joined the faculty of Queen's College in Ireland.
- Wrote An Investigation of the Laws of Thought (1854)
- Introduced binary variables
- Introduced the three fundamental logic operations: AND, OR, and NOT.



Scanned at the American Institute of Physics

#### **Axioms**

• (A1) If 
$$X \neq 1$$
,  $X = 0$ 

• (A2) If 
$$X = 0$$
,  $\overline{X} = 1$ 

• 
$$(A3) 0 \cdot 0 = 0$$

• 
$$(A4) 1 \cdot 1 = 1$$

• 
$$(A5) \ 0 \cdot 1 = 1 \cdot 0 = 0$$

• (A1D) If 
$$X \neq 0$$
,  $X = 1$ 

• (A2D) If 
$$X = 1$$
,  $\overline{X} = 0$ 

• 
$$(A3D) 1 + 1 = 1$$

• 
$$(A4D) 0 + 0 = 0$$

• 
$$(A5D) 1 + 0 = 0 + 1 = 1$$

## **Theorems: Single Variable**

• 
$$(T1) X + 1 = 1$$

• 
$$(T2) X + 0 = X$$

• 
$$(T3) X + X = X$$

$$\bullet (T4) \overline{\overline{X}} = X$$

$$\bullet (T5) X + \overline{X} = 1$$

• 
$$(T1D) X \cdot 0 = 0$$

• 
$$(T2D) X \cdot 1 = X$$

• 
$$(T3D) X \cdot X = X$$

$$\bullet (T5D) X \cdot \overline{X} = 0$$

## **Theorems: 2-3 Variables**

• 
$$(T6) X + Y = Y + X$$

• 
$$(T7)(X+Y)+Z=X+(Y+Z)$$

$$(T8) X \cdot (Y + Z) = X \cdot Y + X \cdot Z$$

$$(T9) X + X \cdot Y = X$$

$$(T10) X \cdot Y + X \cdot \overline{Y} = X$$

$$(T11) X \cdot Y + \overline{X} \cdot Z + Y \cdot Z = X$$

$$\cdot Y + \overline{X} \cdot Z$$

$$\bullet \quad (T6D) X \cdot Y = Y \cdot X$$

$$(T7)(X + Y) + Z = X + (Y + Z)$$
 •  $(T7D)(X \cdot Y) \cdot Z = X \cdot (Y \cdot Z)$ 

$$(T8) X \cdot (Y+Z) = X \cdot Y + X \cdot Z \quad \bullet \quad (T8D) X + Y \cdot Z = (X+Y) \cdot (X+Z)$$

$$\bullet \quad (T9D) \ X \cdot (X + Y) = X$$

• (T10) 
$$X \cdot Y + X \cdot \overline{Y} = X$$
 • (T10D)  $(X + Y) \cdot (X + \overline{Y}) = X$ 

$$(T11) \ X \cdot Y + \overline{X} \cdot Z + Y \cdot Z = X$$

$$\cdot Y + \overline{X} \cdot Z$$

$$(T11D) \ (X + Y) \cdot (\overline{X} + Z) \cdot (Y + Z) =$$

$$(X + Y) \cdot (\overline{X} + Z)$$

#### Theorems: n Variables

- Generalized Idempotent Theorem
  - (T12) X + X + ... + X = X
  - (T12D)  $X \cdot X \cdot ... \cdot X = X$
- De Morgan's Theorem
  - (T13)  $\overline{X_1 \cdot X_2 \cdot \ldots \cdot Xn} = \overline{X_1} + \overline{X_2} + \ldots + \overline{X_n}$
  - (T13D)  $\overline{X_1 + X_2 + ... + X_n} = \overline{X_1} \cdot \overline{X_2} \cdot ... \cdot \overline{X_n}$
  - (T14)  $\overline{F(X_1, X_2, ..., X_n, +, \cdot)} = F(\overline{X_1}, \overline{X_2}, ..., \overline{X_n}, \cdot, +)$
- Shannon's Theorem
  - (T15)  $F(X_1, X_2, ..., X_n) = X_1 \cdot F(1, X_2, ..., X_n) + \overline{X_1} \cdot F(0, X_2, ..., X_n)$
  - (T15D)  $F(X_1, X_2, ..., X_n) = [X_1 + F(0, X_2, ..., X_n) \cdot [\overline{X_1} + F(1, X_2, ..., X_n)]$

## **Boolean Operator Precedence**

- The order of evaluation in a Boolean expression is:
  - 1. Parentheses
  - 2. NOT
  - 3. AND
  - 4. OR
- Consequence: Parentheses appear around OR expressions
- Example:  $F = A(B + C)(\overline{C + D})$ 
  - If the meaning is unambiguous, we leave out the symbol "."

# Some Properties of Identities & the Algebra

- The dual of an algebraic expression is obtained by interchanging + and · and interchanging 0's and 1's.
- The identities appear in dual pairs. When there is only one identity on a line the identity is self-dual, i.e., the dual expression = the original expression.
- Unless it happens to be self-dual, the dual of an expression does not equal the expression itself.
  - Example:  $F = (A + \overline{C}) \cdot B + 0$ • dual  $F = (A \cdot \overline{C} + B) \cdot 1 = A \cdot \overline{C} + B$
  - Example:  $G = X \cdot Y + (\overline{W + Z})$ 
    - dual G =
  - Example:  $H = A \cdot B + A \cdot C + B \cdot C$ 
    - dual H =
  - Are any of these functions self-dual?

## **Power of Duality**

- x + xy = x is true, so
  - $\overline{x + xy} = \overline{x}$
  - $\bullet \ \overline{x + xy} = \overline{x} (\overline{x} + \overline{y})$
  - $\bullet \ \overline{\mathbf{x}} \ (\overline{\mathbf{x}} + \overline{\mathbf{y}}) = \overline{\mathbf{x}}$
- Let  $X = \overline{x}$ ,  $Y = \overline{y}$
- $\mathbf{X}(X+Y) = \mathbf{X}$ , which is the dual of  $\mathbf{x} + \mathbf{x}\mathbf{y} = \mathbf{x}$ .
- The above process can be applied to any formula. So if a formula is valid, then its dual must also be valid.
- Proving one formula also proves its dual!

## **Example 1: Boolean Algebraic Proof**

- Our primary reason for doing proofs is to learn:
  - Careful and efficient use of the identities and theorems of Boolean algebra, and
  - How to choose the appropriate identity or theorem to apply to make forward progress, irrespective of the application.

## **Example 2: Boolean Algebraic Proofs**

■ AB + \( \overline{A}C + BC = AB + \overline{A}C \) (Consensus Theorem)

Proof Steps

AB + \( \overline{A}C + BC \)

AB + \( \overline{A}C + BC \)

= ?

## **Example 3: Boolean Algebraic Proofs**

• 
$$(\overline{X} + \overline{Y})Z + X\overline{Y} = \overline{Y}(X + Z)$$
  
Proof Steps  
 $(\overline{X} + \overline{Y})Z + X\overline{Y}$   
= ?

# **Proof of DeMorgan's Laws**

$$\overline{X + Y} = \overline{X} \cdot \overline{Y}$$

$$\overline{\mathbf{X}\cdot\mathbf{Y}}=\overline{\mathbf{X}}+\overline{\mathbf{Y}}$$

#### **Overview**

- Introduction
- Binary logic and gates
- Digital abstraction
- Transistors
- Boolean algebra
- Logic functions
- Simplification of logic functions
- Additional Gates and Circuits

## Representation of Logic Functions

- Logic Functions
  - $F(X_1, X_2, ..., X_n)$



## **Truth Table vs. Waveforms**

- Representations of Logic Functions
  - Truth Table
  - Waveforms

| $X_1$ | ••• | X <sub>n</sub> | F   |
|-------|-----|----------------|-----|
| 0     | ••• | 1              | 0   |
| 0     |     | 0              | 1   |
| 1     |     | 1              | 1   |
| •••   |     |                | ••• |
| 0     | ••• | 0              | 1   |



#### **Truth Tables**

- Truth table: a unique representation of a Boolean function
- If two functions have identical truth tables, the functions are equivalent (and vice-versa).
- Truth tables can be used to prove equality theorems.
- However, the size of a truth table grows exponentially with the number of variables involved, hence unwieldy. This motivates the use of Boolean Algebra.

## **Boolean expressions-NOT unique**

- Unlike truth tables, expressions representing a Boolean function are NOT unique.
- Example:
- $F(x,y,z) = \overline{x}\overline{y}\overline{z} + \overline{x}y\overline{z} + xy\overline{z}$
- $G(x,y,z) = \overline{x}\overline{y}\overline{z} + y\overline{z}$
- The corresponding truth tables for F() and G() are to the right. They are identical.
- Thus, F() = G()

| × | y | Z | F | G |
|---|---|---|---|---|
| 0 | 0 | 0 | 1 | 1 |
| 0 | 0 | 1 | 0 | 0 |
| 0 | 1 | 0 | 1 | 1 |
| 0 | 1 | 1 | 0 | 0 |
| 1 | 0 | 0 | 0 | 0 |
| 1 | 0 | 1 | 0 | 0 |
| 1 | 1 | 0 | 1 | 1 |
| 1 | 1 | 1 | 0 | 0 |

## Complement of a Function

- The complement of a function is derived by interchanging (• and +), and (1 and 0), and complementing each variable.
- Otherwise, interchange 1s to 0s in the truth table column showing F.
- The complement of a function IS NOT THE SAME as the dual of a function.

## **Complementation: An Example**

Find G(x,y,z), the complement of  $F(x,y,z) = x\overline{y}\overline{z} + \overline{x}yz$ 

• 
$$G = F' = (x\overline{y}\overline{z} + \overline{x}yz)'$$
  
 $= \overline{x}\overline{y}\overline{z} \bullet \overline{\overline{x}yz}$   $DeMorgan$   
 $= (\overline{x} + y + z) \bullet (x + \overline{y} + \overline{z})$   $DeMorgan$  again

Note: The complement of a function can also be derived by finding the function's dual, and then complementing all of the literals

#### **Canonical and Standard Forms**

- We need to consider formal techniques for the simplification of Boolean functions.
  - Identical functions will have exactly the same canonical form.
  - Minterms and Maxterms
  - Sum-of-Minterms and Product-of- Maxterms
  - Product and Sum terms
  - Sum-of-Products (SOP) and Product-of-Sums (POS)

#### **Definitions**

- Literal: A variable or its complement
- Product term: literals connected by •
- Sum term: literals connected by +
- *Minterm*: a product term in which all the variables appear exactly once, either complemented or uncomplemented
- *Maxterm*: a sum term in which all the variables appear exactly once, either complemented or uncomplemented

#### **Minterm**

- Represents exactly one combination in the truth table.
- Denoted by  $m_j$ , where j is the decimal equivalent of the minterm's corresponding binary combination  $(b_j)$ .
- A variable in  $m_j$  is complemented if its value in  $b_j$  is 0, otherwise is uncomplemented.
- Example
  - Assume 3 variables (X,Y,Z), and j=3. Then,  $b_j = 011$  and its corresponding minterm is denoted by  $m_j = \overline{X}YZ$

#### **Maxterm**

- Represents exactly one combination in the truth table.
- Denoted by M<sub>j</sub>, where j is the decimal equivalent of the maxterm's corresponding binary combination (b<sub>j</sub>).
- A variable in  $M_j$  is complemented if its value in  $b_j$  is 1, otherwise is uncomplemented.
- Example
  - Assume 3 variables (X,Y,Z), and j=3. Then,  $b_j = 011$  and its corresponding maxterm is denoted by  $M_j = X + \overline{Y} + \overline{Z}$

# Truth Table notation for Minterms and Maxterms

- Minterms and Maxterms are easy to denote using a truth table.
- Example: Assume 3 variables x,y,z (order is fixed)

| No. | X | y | Z | Minterm                                                             | Maxterm                                                                                |
|-----|---|---|---|---------------------------------------------------------------------|----------------------------------------------------------------------------------------|
| 0   | 0 | 0 | 0 | $\overline{x}\overline{y}\overline{z} = m_0$                        | $x+y+z=M_0$                                                                            |
| 1   | 0 | 0 | 1 | $\overline{x}\overline{y}z = m_1$                                   | $x+y+\overline{z}=M_1$                                                                 |
| 2   | 0 | 1 | 0 | $\overline{\mathbf{x}}\mathbf{y}\overline{\mathbf{z}}=\mathbf{m}_2$ | $x+\overline{y}+z=M_2$                                                                 |
| 3   | 0 | 1 | 1 | $\overline{x}yz = m_3$                                              | $x+\overline{y}+\overline{z}=M_3$                                                      |
| 4   | 1 | 0 | 0 | $x\overline{y}\overline{z} = m_4$                                   | $\overline{x}+y+z=M_4$                                                                 |
| 5   | 1 | 0 | 1 | $x\overline{y}z = m_5$                                              | $\overline{\mathbf{x}} + \mathbf{y} + \overline{\mathbf{z}} = \mathbf{M}_5$            |
| 6   | 1 | 1 | 0 | $xy\overline{z} = m_6$                                              | $\overline{x} + \overline{y} + z = M_6$                                                |
| 7   | 1 | 1 | 1 | $xyz = m_7$                                                         | $\overline{\mathbf{x}} + \overline{\mathbf{y}} + \overline{\mathbf{z}} = \mathbf{M}_7$ |

## **Canonical Forms (Unique)**

- Any Boolean function F() can be expressed as a unique sum of minterms and a unique product of maxterms (under a fixed variable ordering).
- In other words, every function F() has two canonical forms:
  - Canonical Sum-Of-Products (sum of minterms)
  - Canonical Product-Of-Sums (product of maxterms)

#### **Canonical Forms (cont.)**

Canonical Sum-Of-Products: The minterms included are those  $m_j$  such that F() = 1 in row j of the truth table for F().

$$F(X_1, X_2,..., X_n) = \Sigma$$
 (minterms for 1s of the function)

Canonical Product-Of-Sums: The maxterms included are those  $M_j$  such that F() = 0 in row j of the truth table for F().

$$F(X_1, X_2,..., X_n) = \Pi$$
 (maxterms for 0s of the function)

#### An Example

- Truth table for f(x,y,z) at right
- The canonical sum-of-products form for f is f(x,y,z) = m1 + m2 + m4 + m6  $= \overline{x}\overline{y}z + \overline{x}y\overline{z} + x\overline{y}\overline{z} + xy\overline{z}$
- The canonical product-of-sums form for f is  $f(x,y,z) = M0 \cdot M3 \cdot M5 \cdot M7$  $= (x+y+z)\cdot(x+\overline{y}+\overline{z})\cdot(\overline{x}+y+\overline{z})\cdot(\overline{x}+y+\overline{z}).$
- Observe that:  $m_i = M_i$

| X | y | Z | f |
|---|---|---|---|
| 0 | 0 | 0 | 0 |
| 0 | 0 | 1 | 1 |
| 0 | 1 | 0 | 1 |
| 0 | 1 | 1 | 0 |
| 1 | 0 | 0 | 1 |
| 1 | 0 | 1 | 0 |
| 1 | 1 | 0 | 1 |
| 1 | 1 | 1 | 0 |

## Shorthand: ∑ and □

- $f(x,y,z) = \sum m(1,2,4,6)$ , where  $\sum$  indicates that this is a sum-of-products form, and m(1,2,4,6) indicates that the minterms to be included are m1, m2, m4, and m6.
- $f(x,y,z) = \prod M(0,3,5,7)$ , where  $\prod$  indicates that this is a product-of-sums form, and M(0,3,5,7) indicates that the maxterms to be included are M0, M3, M5, and M7.
- Since  $m_j = M_j$ ' for any j,  $\sum m(1,2,4,6) = \prod M(0,3,5,7) = f(x,y,z)$

## Standard Forms (NOT Unique)

- Standard forms are "like" canonical forms, except that not all variables need appear in the individual product (SOP) or sum (POS) terms.
- Example
  - $f1(x,y,z) = \overline{x}\overline{y}z + y\overline{z} + x\overline{z}$  is a standard sum-of-products form
  - $f1(x,y,z) = (x+y+z) \cdot (\overline{y}+\overline{z}) \cdot (\overline{x}+\overline{z})$  is a standard product-of-sums form
- Conversion of SOP from standard to canonical form
  - Expand non-canonical terms by inserting equivalent of 1 in each missing variable x:  $(x + \overline{x}) = 1$
  - Remove duplicate minterms
- Conversion of POS from standard to canonical form
  - Expand noncanonical terms by adding 0 in terms of missing variables (e.g.,  $x\bar{x} = 0$ ) and using the distributive law
  - Remove duplicate maxterms

#### **Overview**

- Introduction
- Binary logic and gates
- Transistors
- Some IC parameters
- Boolean algebra
- Logic functions
- Simplification of logic functions
- Additional Gates and Circuits

## Simplification of Logic Functions

- About Cost Criterion
  - See the optional material for more details

- Algebra Method
  - Use the theorems

- Karnaugh Map
  - Graphical representations

#### **Algebraic Manipulation**

- Boolean algebra is a useful tool for simplifying digital circuits.
- Why do it? Simpler can mean cheaper, smaller, faster.
- Example: Simplify  $F = \overline{x}yz + \overline{x}y\overline{z} + xz$ .

$$F = \overline{x}yz + \overline{x}y\overline{z} + xz$$

$$= \overline{x}y(z+\overline{z}) + xz$$

$$= \overline{x}y \cdot 1 + xz$$

$$= \overline{x}y + xz$$

## Algebraic Manipulation (cont.)

• Example: Prove  $\overline{x}\overline{y}\overline{z} + \overline{x}y\overline{z} + xy\overline{z} = \overline{x}\overline{z} + y\overline{z}$ 

Proof:

$$\overline{x}\overline{y}\overline{z} + \overline{x}y\overline{z} + xy\overline{z}$$

$$= \overline{x}\overline{y}\overline{z} + \overline{x}y\overline{z} + xy\overline{z}$$

$$= \overline{x}\overline{z}(\overline{y} + y) + y\overline{z}(\overline{x} + x)$$

$$= \overline{x}\overline{z} \cdot 1 + y\overline{z} \cdot 1$$

$$= \overline{x}\overline{z} + y\overline{z}$$
QED.

#### A Quiz

•  $F(X, Y, Z) = \sum m(1, 2, 4, 6)$ ?

#### **Yet Another One**

- A Simplification Example:
- $F(A,B,C) = \Sigma m(1,4,5,6,7)$
- Writing the minterm expression:

$$F = \overline{A} \overline{B} C + A \overline{B} \overline{C} + A \overline{B} C + AB\overline{C} + ABC$$

Simplifying:

$$F =$$

#### The Benefit

The two implementations for F are shown below – it is quite apparent which is simpler!



## Karnaugh Maps (K-map)

- Karnaugh maps (K-maps) are graphical representations of boolean functions.
- One map cell corresponds to a row in the truth table.
- Also, one map cell corresponds to a minterm or a maxterm in the boolean expression
- Multiple-cell areas of the map correspond to standard terms.

#### N-Variable Karnaugh Map

- Matrix with 2<sup>n</sup> cells
  - E.g., 2-variables, 3-variables and 4-variables



#### Some Uses of K-Maps

- Finding optimum or near optimum
  - SOP and POS standard forms, and
  - two-level AND/OR and OR/AND circuit implementations

for functions with small numbers of variables

- Visualizing concepts related to manipulating Boolean expressions, and
- Demonstrating concepts used by computer-aided design programs to simplify large circuits

## Simplification of Logic Functions

• Example:  $F(X, Y, Z) = \sum m(3, 5, 6, 7)$ 

| Index | XYZ   | F(X, Y, Z) |
|-------|-------|------------|
| 0     | 0 0 0 | 0          |
| 1     | 0 0 1 | 0          |
| 2     | 0 1 0 | 0          |
| 3     | 0 1 1 | 1          |
| 4     | 100   | 0          |
| 5     | 1 0 1 | 1          |
| 6     | 1 1 0 | 1          |
| 7     | 111   | 1          |



#### **K-Map Definitions**

#### Implicant

• Product of literals  $\overline{ABC}$ ,  $\overline{AC}$ ,  $\overline{BC}$ 

#### Prime implicant

• Implicant corresponding to the largest circle in a K-map, i.e., is a product term obtained by combining the maximum possible number of adjacent squares in the map into a rectangle with the number of squares a power of 2.

#### Essential prime implicant

• A prime implicant is called an Essential Prime Implicant if it is the only prime implicant that covers (includes) one or more minterms.

#### K-Map Rules

- Every 1 must be circled at least once
- Each circle must span a power of 2 (i.e., 1, 2, 4) squares in each direction
- Each circle must be as large as possible
- A circle may wrap around the edges
- A "don't care" (X) is circled only if it helps minimize the equation

#### **Example of Prime Implicants**

Find ALL Prime Implicants



#### **Prime Implicant Practice**

Find all prime implicants for:

$$F(A, B, C, D) = \Sigma_m(0,2,3,8,9,10,11,12,13,14,15)$$

#### **Prime Implicant Selection Rule**

- Minimize the overlap among prime implicants as much as possible.
- In particular, in the final solution, make sure that each prime implicant selected includes at least one minterm not included in any other prime implicant selected.

#### **Selection Rule Example**

Simplify F(A, B, C, D) given on the K-map



Minterms covered by essential prime implicants

# An Example of 4-Variable K-Map

| Α                     | В                          | С      | D                | Y                                              |
|-----------------------|----------------------------|--------|------------------|------------------------------------------------|
| 0                     | 0                          | 0      | 0                | 1                                              |
| 0                     | 0                          | 0      | 1                | 1<br>0                                         |
| 0                     | 0                          | 1      | 1<br>0           |                                                |
| 0<br>0<br>0<br>0<br>0 | 0<br>0                     |        |                  | 1<br>0<br>1<br>1<br>1<br>1<br>1<br>0<br>0<br>0 |
| 0                     | 1                          | 1<br>0 | 1<br>0           | 0                                              |
| 0                     | 1                          | 0      | 1<br>0           | 1                                              |
| 0                     | 1<br>1<br>1<br>0<br>0<br>0 | 1      |                  | 1                                              |
|                       | 1                          | 1<br>0 | 1<br>0<br>1<br>0 | 1                                              |
| 1                     | 0                          |        | 0                | 1                                              |
| 1<br>1<br>1<br>1      | 0                          | 0      | 1                | 1                                              |
| 1                     | 0                          | 1      | 0                | 1                                              |
| 1                     | 0                          | 1<br>1 | 1                | 0                                              |
| 1                     | 1                          | 0      | 1<br>0           | 0                                              |
| 1                     | 1<br>1                     | 0      | 1<br>0           | 0                                              |
| 1                     | 1                          | 1      |                  |                                                |
| 1                     | 1                          | 1      | 1                | 0                                              |

| Y<br>AB |    |    |    |    |  |  |  |
|---------|----|----|----|----|--|--|--|
| CD A    | 00 | 01 | 11 | 10 |  |  |  |
| 00      | 1  | 0  | 0  | 1  |  |  |  |
| 01      | 0  | 1  | 0  | 1  |  |  |  |
| 11      | 1  | 1  | 0  | 0  |  |  |  |
| 10      | 1  | 1  | 0  | 1  |  |  |  |

# An Example of 4-Variable K-Map

| Α                | В      | C                     | D      | Υ                                    |
|------------------|--------|-----------------------|--------|--------------------------------------|
| 0                | 0      | 0                     | 0      | 1                                    |
| 0                | 0      | 0                     | 1      | 0                                    |
| 0                | 0      | 1                     | 0      | 1                                    |
| 0                | 0      | 1<br>1<br>0           | 1      | 1<br>0<br>1<br>1<br>1<br>1<br>0<br>0 |
| 0<br>0<br>0      | 1      | 0                     | 1<br>0 | 0                                    |
| 0                | 1      | 0                     | 1      | 1                                    |
| 0                | 1      | 1                     | 0      | 1                                    |
| 0                | 1<br>0 | 1<br>0<br>0<br>1<br>1 | 1<br>0 | 1                                    |
| 1                | 0      | 0                     | 0      | 1                                    |
| 1<br>1<br>1<br>1 | 0      | 0                     | 1      | 1                                    |
| 1                | 0      | 1                     | 0      | 1                                    |
| 1                | 0      | 1                     | 1      | 0                                    |
| 1                | 1      | 0                     | 0      | 0                                    |
| 1                | 1      | 0                     | 1      | 0                                    |
| 1                | 1      | 1                     | 0      |                                      |
| 1                | 1      | 1                     | 1      | 0                                    |



## Selection Rule Example with Don't Cares

• Simplify F(A, B, C, D) given on the K-map



Minterms covered by essential prime implicants

# **An Example with Don't Cares**

| Α | В      | С | D      | Y      |
|---|--------|---|--------|--------|
| 0 | 0      | 0 | 0      | 1      |
| 0 | 0      | 0 | 1      | 0      |
| 0 | 0      | 1 | 0      | 1      |
| 0 | 0      | 1 | 1      | 1      |
| 0 | 1      | 0 | 1<br>0 | 1<br>0 |
| 0 | 1      | 0 | 1      | X      |
| 0 | 1      | 1 | 0      | 1<br>1 |
| 0 | 1<br>0 | 1 | 1      | 1      |
| 1 | 0      | 0 | 0      | 1      |
| 1 | 0      | 0 | 1<br>0 | 1      |
| 1 | 0      | 1 | 0      | X      |
| 1 | 0      | 1 | 1      | X      |
| 1 | 1      | 0 | 1<br>0 | X      |
| 1 | 1      | 0 | 1<br>0 | X      |
| 1 | 1      | 1 | 0      | X      |
| 1 | 1      | 1 | 1      | X      |



# **An Example with Don't Cares**

| Α                | В | С | D | Y      |
|------------------|---|---|---|--------|
| 0                | 0 | 0 | 0 | 1      |
| 0                | 0 | 0 | 1 | 0      |
| 0                | 0 | 1 | 0 | 1      |
| 0                | 0 | 1 | 1 | 1      |
| 0<br>0           | 1 | 0 | 0 | 1<br>0 |
| 0                | 1 | 0 | 1 | X      |
| 0                | 1 | 1 | 0 | 1<br>1 |
| 0<br>1<br>1<br>1 | 1 | 1 | 1 | 1      |
| 1                | 0 | 0 | 0 | 1      |
| 1                | 0 | 0 | 1 | 1<br>1 |
| 1                | 0 | 1 | 0 | X      |
| 1                | 0 | 1 | 1 | X      |
| 1                | 1 | 0 | 0 | X      |
| 1                | 1 | 0 | 1 | X      |
| 1                | 1 | 1 | 0 | X      |
| 1                | 1 | 1 | 1 | X      |



$$Y = A + \overline{BD} + C$$

#### **Systematic Simplification**

• Example:  $\sum_{m} (1, 2, 5, 7, 8, 10, 12, 13, 15)$ 







## **Systematic Simplification**

•  $F(W,X,Y,Z) = \sum_{m} (3, 4, 5, 7, 9, 13, 14, 15) ?$ 

#### Results May NOT Be Unique

- F(X, Y, Z) = XZ' + X'Z + YZ' + Y'Z
- $F(X, Y, Z) = \sum_{m}$ ?
- **?**

## DeMorgan's Theorem Can Be Useful

$$Y = \overline{AB} = \overline{A} + \overline{B}$$

$$A = A = A$$

$$B = A$$

$$Y = \overline{A} + B = \overline{A} \cdot \overline{B}$$

$$A = B - Y$$

$$A = B - Y$$

#### **Bubble Pushing**

#### Backward:

- Body changes
- Adds bubbles to inputs



#### Forward:

- Body changes
- Adds bubble to output



#### **Bubble Pushing**

• What is the Boolean expression for this circuit?



$$Y = AB + CD$$

#### **Bubble Pushing Rules**

- Begin at output, then work toward inputs
- Push bubbles on final output back
- Draw gates in a form so bubbles cancel



# **Bubble Pushing Example**



# **Bubble Pushing Example**



# **Bubble Pushing Example**



# **Bubble Pushing Example**



#### **Overview**

- Introduction
- Binary logic and gates
- Transistors
- Some IC parameters
- Boolean algebra
- Logic functions
- Simplification of logic functions
- Additional Gates and Circuits

#### **Exclusive OR/ Exclusive NOR**

- The eXclusive OR (XOR) function is an important Boolean function used extensively in logic circuits.
- The XOR function may be;
  - \* implemented directly as an electronic circuit (truly a gate) or
  - implemented by interconnecting other gate types (used as a convenient representation)
- The eXclusive NOR function is the complement of the XOR function
- By our definition, XOR and XNOR gates are complement gates.

#### **Truth Tables for XOR/XNOR**

Operator Rules:



$$X \oplus Y = X \overline{Y} + \overline{X} Y$$

| X | Y | х⊕ү |  |
|---|---|-----|--|
| 0 | 0 | 0   |  |
| 0 | 1 | 1   |  |
| 1 | 0 | 1   |  |
| 1 | 1 | 0   |  |

| Х | Υ | ( <del>X</del> ⊕ Y) |  |
|---|---|---------------------|--|
|   |   | or X ≡ Y            |  |
| 0 | 0 | 1                   |  |
| 0 | 1 | 0                   |  |
| 1 | 0 | 0                   |  |
| 1 | 1 | 1                   |  |

**XNOR** 

The XOR function means:
X OR Y, but NOT BOTH



$$\overline{X \oplus Y} = X Y + \overline{X} \overline{Y}$$

### **XOR Implementations**

The simple SOP structure:





- A implementation with just NAND is:
  - What's the expression?
  - What's the logic graph?



### **Application of XOR/XNOR**

#### XOR / XNOR

- Adders / subtractors / multipliers
- Counters / incrementers / decrementers
- Parity generators / checkers

#### **XOR Identities**

$$X \oplus 0 = X$$
  $X \oplus 1 = \overline{X}$   
 $X \oplus X = 0$   $X \oplus \overline{X} = 1$   
 $X \oplus Y = Y \oplus X$   
 $(X \oplus Y) \oplus Z = X \oplus (Y \oplus Z) = X \oplus Y \oplus Z$ 

The complement of the odd function is the even function.

Symbol 

can be replaced by other Boolean equivalence.

$$X \oplus Y \oplus Z = \left(X\overline{Y} + \overline{X}Y\right) \oplus Z$$
$$= \left(X\overline{Y} + \overline{X}Y\right)\overline{Z} + \left(XY + \overline{X}\overline{Y}\right)Z$$
$$= X\overline{Y}\overline{Z} + \overline{X}Y\overline{Z} + \overline{X}YZ + XYZ$$

# XOR function extended to 3 or more variables.











(b) 
$$C = X \oplus Y \oplus Z \oplus P$$

### **Parity Generators and Checkers**

- Parity Generators and Checkers
- Parity bit
  - a parity bit added to n-bit code to produce an n + 1 bit code
  - Add odd parity bit to generate code words with even parity
  - Add even parity bit to generate code words with odd parity
- Example: n = 3. Generate even parity code words of length 4 with odd parity generator
- (X,Y,Z) = (0,0,1) gives (X,Y,Z,P) = (0,0,1,1) and E = 0.
- Generator: generator parity bit
- Checker: check the change of received data, for example:
  - If Y changes from 0 to 1 between generator and checker, then E = 1 indicates an error.

### **Parity Generators and Checkers**

- Even parity checker in the right circuit
- P
  - parity generator
  - Xyz has odd 1, P=1
  - Xyz has even 1, P=0
- E
  - parity checker
  - E=0, OK
  - E=1, Error



### **Hi-Impedance Outputs**

- Logic gates introduced thus far
  - have 1 and 0 output values
  - cannot have their outputs connected together, and
  - transmit signals on connections in only one direction.
- Imagine:
  - What will happen if the gate outputs are connected together?
- Cannot Do It!
- Hi-Z state Hi-z, Hiz, HiZ

### **Hi-Impedance Outputs (continued)**

- What is a Hi-Z value?
  - 1 —— high voltage
  - 0 —— low voltage
  - Hi-Z value —— Open circuit, disconnected.
    - It is as if a switch between the internal circuitry and the output has been opened.
- Hi-Z may appear on the output of any gate, but we restrict gates to:
  - a 3-state buffer
  - a transmission gate
- Feature: each of which has one data input and one control input.

#### The 3-State Buffer

- The 3-State Buffer
  - Symbol and truth table
  - IN, <u>data input</u>,
  - Out, Data Output
  - EN, <u>Control input</u>, <u>Enabled</u>.
- EN = 0

regardless of the value on IN (denoted by X), the output value is Hi-Z.

- EN = 1 OUT = IN
- Variations:
  - Data input, IN, can be inverted
  - Control input, EN, can be inverted



**Truth Table** 

| EN | IN     | OUT |  |
|----|--------|-----|--|
| 0  | X Hi-Z |     |  |
| 1  | 0 0    |     |  |
| 1  | 1      | 1   |  |

### **The 3-State Buffer**



# **Multiplexed Line OL**



Figure 2-34 Three-state Buffers Forming a Multiplexed Line OL

| EN1   | EN0                | IN1 | INO | OL   |
|-------|--------------------|-----|-----|------|
| 0     | 0                  | X   | X   | Hi-Z |
| (S) 0 | $(\overline{S})$ 1 | X   | 0   | 0    |
| 0     | 1                  | X   | 1   | 1    |
| 1     | 0                  | 0   | X   | 0    |
| 1     | 0                  | 1   | X   | 1    |
| 1     | 1                  | 0   | 0   | 0    |
| 1     | 1                  | 1   | 1   | 1    |
| 1     | 1                  | 0   | 1   | ,    |
| 1     | 1                  | 1   | 0   |      |

(b) Truth table

#### **Transmission Gates**

The transmission gate is one of the designs for an electronic switch for connecting and disconnecting two points in a circuit



Figure 2-35 Transmission Gates (TG)

#### **Transmission Gates**



Figure 2-36 Transmission Gate Exclusive OR

### **Summary**

- Introduction
- Binary logic and gates
- Transistors
- Some IC parameters
- Boolean algebra
- Logic functions
- Simplification of logic functions
- Additional Gates and Circuits

### **More Materials (Optional)**

- Circuit optimization and cost criterion
- More about k-maps

# **More Materials (Optional)**

- Gate input Cost
- Multiple-Level Optimization

# **Circuit Optimization**

- Goal: To obtain the simplest implementation for a given function
  - Optimization is a more formal approach to simplification that is performed using a specific procedure or algorithm
- Optimization requires a cost criterion to measure the simplicity of a circuit
- Distinct cost criteria we will use:
  - Literal cost (L)
  - Gate input cost (G)
  - Gate input cost with NOTs (GN)

#### **Literal Cost**

- Literal
  - A variable or its complement
- Literal cost
  - The number of literal appearances in a Boolean expression corresponding to the logic circuit diagram
- Examples:

• 
$$F = BD + A\overline{B}C + A\overline{C}\overline{D}$$
  $L = 8$ 

• 
$$F = BD + A\overline{B}C + A\overline{B}\overline{D} + AB\overline{C}$$
  $L =$ 

• 
$$F = (A + B)(A + D)(B + C + \overline{D})(\overline{B} + \overline{C} + D) L =$$

• Which solution is best?

#### **Literal Cost**

### Another Example:

- $F = ABCD + \overline{A}\overline{B}\overline{C}\overline{D}$
- $F = (A + B)(B + \overline{C})(C + \overline{D})(D + \overline{A})$
- Which solution is best?

# **Gate Input Cost**

- Gate input costs
  - The number of inputs to the gates in the implementation corresponding exactly to the given equation or equations.
  - G inverters not counted, GN inverters counted
- For SOP and POS equations, it can be found from the equation(s) by finding the sum of:
  - All literal appearances
  - The number of terms excluding single literal terms,(G) and
  - Optionally, the number of distinct complemented single literals (GN).
- Example:

• 
$$F = BD + A\overline{B}C + A\overline{C}\overline{D}$$

$$L = 8, G = 11, GN = 14$$

• 
$$F = BD + A\overline{B}C + A\overline{B}\overline{D} + AB\overline{C}$$

$$L = 11, G = ?, GN = ?$$

• 
$$F = (A + B)(A + D)(B + C + \overline{D})(\overline{B} + \overline{C} + D) L = 10, G = ?, GN = ?$$

• Which solution is best?

# **Cost Criteria (continued)**

- Example 1:
- $F = A + BC + \overline{BC}$

$$GN = G + 2 = 9$$

$$L = 5$$

$$G = L + 2 = 7$$



- L (literal count) counts the AND inputs and the single literal OR input
- G (gate input count) adds the remaining OR gate inputs
- GN(gate input count with NOTs) adds the inverter inputs

# **Cost Criteria (continued)**

- Example 2:
- $F = ABC + \overline{ABC}$ 
  - L = 6 G = 8 GN = 11
- $F = (A + \overline{C})(\overline{B} + C)(\overline{A} + B)$ 
  - L = 6 G = 9 GN = 12
- Same function and same literal cost
- But first circuit has <u>better</u> gate input count and <u>better</u> gate input count with NOTs
- Select it!



### **Boolean Function Optimization**

- Minimizing the gate input (or literal) cost of a (a set of) Boolean equation(s) reduces circuit cost.
- We choose gate input cost.
- Boolean Algebra and graphical techniques are tools to minimize cost criteria values.
- Some important questions:
  - When do we stop trying to reduce the cost?
  - Do we know when we have a minimum cost?
- Treat optimum or near-optimum cost functions for two-level (SOP and POS) circuits first.
- Introduce a graphical technique using Karnaugh maps (K-maps, for short)

### **Multiple-Level Optimization**

- Multiple-level circuits circuits that are not two-level (with or without input and/or output inverters)
- Multiple-level circuits can have reduced gate input cost compared to two-level (SOP and POS) circuits
- Multiple-level optimization is performed by applying transformations to circuits represented by equations while evaluating cost

### **Optimization Example**

Optimize the function through transformations, and reduce the gate input cost.

Example: Optimize these multi-level Boolean functions:

$$G = ABC + ABD + E + ACF + ADF \qquad (a)$$

$$G = AB(C+D) + E + AF(C+D)$$
 (b)

$$G = (AB + AF)(C+D) + E \tag{c}$$

$$G = A(B+F)(C+D)+E \tag{d}$$

- (a) gate input cost: 17;
- (b) gate input cost: 13;
- (c) gate input cost: 12;
- (d) gate input cost: 9